#### LIFE SOUND NOISE RESET 000 VECTOR RAM AAA A AAA A A A A A A D D **VECTOR ROM** Ď Ď D D D D PROGRAM

### **RCUITRY**

RAM is the temporary storage space for APU and is enabled when ZPAGE (Zero enable) is low. When R/WB (from the is low, the RAM stores the data byte in-DBO thru DB7) at the location addressed MPU address bus (ABO thru AB7). When is high, the MPU reads the stored data at the addressed location.

e signal RAMSEL, when low, has the efof swapping pages 2 and 3 within the This allows greater programming flex-



| 04 P.C. Boards<br>(ROMs) | -05 and -06 P.C. Boards<br>(ROMs) |
|--------------------------|-----------------------------------|
| 035143-02 <b>C1</b>      | 035143-02 <b>E/F2</b>             |
| -                        |                                   |
| 035144-02 <b>D/E1</b>    | 035144-02 <b>H2</b>               |
| 035145-02 <b>F1</b>      | 035145-02 <b>J2</b>               |

NOTICE TO ALL PERSONS RECEIVING THIS DRAWING CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc., Sunnyale, California. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof, except for manufacture by vendors of Atari, incorporated and for manufacture under the corporation is written license, no right to reproduce this drawing is granted or the subject matter thereof unless by written agreement with or written permission from the corporation.



W A Warner Communications Company

# Sheet 1, Side B ASTEROIDS Microprocessor

Section of 034986-01 thru -04 H 034986-05 and -06 B



The NMI (non-maskable interrupt) counter causes an interrupt at the NMI input of the MPU every 4 msec. The interrupt is derived by dividing 3 KHz by a factor of 12 through counter C5. The inter-

rupt occurs when pin 6 of inverter B5 goes low. During power-up, the NMI counter is disabled by RESET. During Self-Test, the NMI (1)(2)(3)(4)(5)(6)

FROM SWITCH INPUTS SHEET 2, SIDE B

# **ROM/PROM CIRCUITRY**

Program Memory for the Asteroid tained in PROMs for the -01 version ROMs for the -02 version of the PC equivalent to four PROMs. All PROM a common enable must be removed ing with a ROM. For example, rem locations F2, H1, L2 and L1 before ROM at location F1.



RESE!----

n

revision\_

is disabled by TEST.

ic 19 le 28

es /e 1e 15 12

-it er C ne to

11



denotes a test point

#### **POWER INPUT**



This circuitry consists of the PCE inputs and outputs for the +5 VDC logic power and 36 VAC input to the on board regulators. The +5 VDC inputs and outputs are discussed or Sheet 1, Side A of this schematic set.

The 36 VAC inputs are received by two full wave rectifiers. Diodes CR9 and CR10 rectify the negative cycle of the input and the 7915 regulates the voltage at -15 VDC. Diodes CR11 and CR12 rectify the positive pulse of the 36 VAC input and the 7815 regulates the voltage at + 15 VDC. The 7812 regulates at +12 VDC. The 7805 regulates an additional 5 VDC for the DACs. Zener diode CR14 supplies the +8.2 VDC for the sample and hold circuit. The +22V (unregulated) is used to power operational amplifiers P11 and L8 in the audio output.



## **CLOCK CIRCUIT**



The clock circuit consists of verters and counters C4 and B4 crystal frequency down to the Asteroids game.

#### **POWER RESET AN**



During inital power-up, the delayed charging of capacitor C25 causes a preset of flip-flop D4 and a clear of counter D5. This results in holding RESET input to the MPU low. When the charge of C25 reaches about 1.5 VDC, preset and clear inputs are removed. Counter D5 counts to 128 at 3 KHz rate and RESET is removed (goes high) from the input of the MPU. This allows the logic power input to the PCB to stabilize before allowing the MPU to begin its initialization routine.

If the MPU program is operating properly, the MPU address decoding circuitry will output the WDCLR (Watchdog clear) signal at predetermined intervals. This serves to clear counter D5 before it counts up to the state that will create the RESET condition. If the MPU program strays from its intended sequence and does not output the WDCLR signal, counter D5 will count up to the RESET state and cause the MPU to return to its initialization routine.





# **DECODING CIRCUITRY**



DMAGO

LS42 DECODER The address decoder performs the function of turning on or enabling the appropriate circuitry at the critical time, so that information can be transferred back and forth between the game circuitry and the MPU. The memory map below is for the Asteroids game.

If you are going to use the Automatic RAM/ROM Tester, please remember to remove MPU C3 and ground the WDOG DISABLE test point.

| 5 A14       |             | 1       |         | ADDR         | ESS         | 1           |       |       | A = 1 | A 4 1 | l a a l | 1 42 1           | I A4 !           | I A0             | D/W         | D7 I        | D6 j        |     | DATA<br>D4 | D3 i   | D2     | D1          | امما        | FUNCTION                                                                      |
|-------------|-------------|---------|---------|--------------|-------------|-------------|-------|-------|-------|-------|---------|------------------|------------------|------------------|-------------|-------------|-------------|-----|------------|--------|--------|-------------|-------------|-------------------------------------------------------------------------------|
| 0<br>0<br>0 | 0<br>0<br>0 | A12     | All     | Alu          | 0<br>1      | 1<br>0<br>1 | A A A | A A A | A A A | A A A | 4 4 4   | 4 4 4            | A<br>A<br>A      | A A A            |             | 000         | D<br>D<br>D | 000 | 000        | D D D  | 0 0 0  | 000         | م م ه       | ZERO & ONE PAGE RAM<br>PLAYER 1 RAM<br>PLAYER 2 RAM                           |
| 0 0         | 1 1 1 1     | 0 0 0   | 0 0 0   | 0<br>0<br>0  |             |             |       |       |       |       |         | 0<br>0<br>0      | 0<br>1<br>1      | 1<br>0<br>1<br>0 | A & & &     | 0000        |             |     |            |        |        |             |             | 3 KHz<br>HALT<br>HYPERSPACE SW<br>FIRE SW                                     |
| 0000        | 1<br>1<br>1 | 0 0 0   | 0 0     | 0<br>0<br>0  |             |             |       |       |       |       |         | 1<br>1<br>1<br>0 | 0<br>1<br>1<br>0 | 1<br>0<br>1<br>0 | R R R R     | 0000        |             |     |            |        |        |             |             | DIAG. STEP<br>SLAM SW<br>SELF TEST SW<br>LEFT COIN SW                         |
| 0000        | 1 1 1       | 0000    | 0 0 0   | 1 1 1        |             |             |       |       |       |       |         | 0<br>0<br>0      | 0<br>1<br>1<br>0 | 1<br>0<br>1<br>0 | RRR         | مممم        |             |     |            |        |        |             |             | CENTER COIN SW<br>RIGHT COIN SW<br>1 PLYR START SW<br>2 PLYR START SW         |
| 0 0 0       | 1 1 1       | 0 0 0   | 0 0 0 1 | 1 1 0        |             |             |       |       |       |       |         | 1 1 1            | 0<br>1<br>1<br>0 | 1<br>0<br>1<br>0 | R<br>R<br>R | 000         |             |     |            |        |        | D           | D           | THRUST SW<br>ROT RIGHT SW<br>ROT LEFT SW<br>OPT SW (SW8, SW7)                 |
| 0 0         | 1 1 1       | 0 0     | 1 1 1   | 0 0          |             |             |       |       |       |       |         |                  | 0<br>1<br>1      | 1<br>0<br>1      | R<br>R<br>R |             |             |     |            |        |        | D<br>D<br>D | D<br>D<br>D | OPT SW (SW6, SW5) OPT SW (SW4, SW3) OPT SW (SW2, SW1)                         |
| 0 0 0       | 1 1 1       | 1 1 1   | 0 0 0   | 0 0 0        | 0<br>1<br>1 |             |       |       |       |       |         |                  |                  |                  | 8888        |             |             |     |            |        | D      | D           | D           | DMAGO<br>2 PLYR START LAMP<br>1 PLYR START LAMP<br>RAMSEL                     |
| 0 0 0       | 1 1 0       | 1 1 1   | 0 0 0   | 0,<br>0<br>0 | 1 1 0       |             |       |       |       |       |         |                  |                  |                  | × × ×       |             |             | D   | D          | D      |        |             |             | COIN CNTRL LEFT COIN CNTRC CENTER COIN CNTRR RIGHT WDCLR                      |
| 0 0         | 1 1 1 1     | 1 1 1   | 0 0 1 1 | 1 1 0 0      | 1 0 0       |             |       |       |       |       |         |                  |                  |                  | × × ×       | D           | D           | D   | D<br>D     | D<br>D | D<br>D | D           | D           | EXPLOSION PITCH EXPLOSION VOLUME THUMP VOLUME THUMP FREQUENCY                 |
| 0 0 0       | 1 1 1 1     | 1 1 1 1 | 1 1 1   | 1 1 1 1      | 0 0 0       |             |       |       |       |       |         | 0 0 0            | 0<br>0<br>1      | 0<br>1<br>0      | W<br>W<br>W | D<br>D<br>D |             |     |            |        |        |             |             | SAUCER SOUND<br>SAUCER FIRE SOUND<br>SAUCER SOUND SELECT<br>SHIP THRUST SOUND |
| 0 0         | 1 1 1       | 1 1 1   | 1 1 1   | 1 1          | 0 0 1       |             |       |       |       |       |         | 1 1              | 0                | 0                | W<br>W<br>W | D<br>D      |             |     |            |        |        |             |             | SHIP FIRE SOUND<br>LIFE SOUND<br>NOISE RESET                                  |
| 7.          | 0           | 0       | O.      | A.           | A           | A           | A     | A     | A     | A     | A       | A                | A                | A                | R           | B           | D<br>D      | B   | <u>B</u>   |        | B      | B           | 문           | VECTOR RAM VECTOR ROM                                                         |